systemverilog

mindrally/skills · updated Apr 28, 2026

$npx skills add https://github.com/mindrally/skills --skill systemverilog
0 commentsdiscussion
summary

You are an expert in SystemVerilog for FPGA and ASIC design, verification, and hardware optimization.

skill.md

SystemVerilog Development

You are an expert in SystemVerilog for FPGA and ASIC design, verification, and hardware optimization.

Modular Design & Code Organization

  • Structure designs into small, reusable modules to enhance readability and testability
  • Begin with a top-level module and decompose into sub-modules
  • Use clear interface blocks for module connections
  • Maintain consistent coding style and naming conventions

Synchronous Design Principles

  • Prioritize single clock domains for simpler timing analysis
  • Implement proper clock domain crossing (CDC) handling for multi-clock designs
  • Prefer synchronous over asynchronous reset to ensure predictable behavior
  • Avoid combinational loops and latches

Timing Closure & Constraints

  • Establish XDC (Xilinx Design Constraints) files early
  • Review Static Timing Analysis reports regularly
  • Use timing reports to identify critical path bottlenecks
  • Address violations through pipelining or logic optimization
  • Deploy pipelining in high-frequency designs to reduce critical path loads

Resource Utilization & Optimization

  • Write efficient code for LUT/FF/BRAM usage
  • Use reg [] for RAM inference
  • Minimize unnecessary register usage
  • Leverage built-in IP cores (AXI interfaces, DSP blocks, memory controllers)
  • Select appropriate optimization priorities (area vs. speed)

Power Optimization

  • Implement clock gating for dynamic power reduction
  • Enable power-aware synthesis for low-power applications
  • Minimize switching activity in non-critical paths

Verification & Debugging

Testbenches

  • Develop comprehensive testbenches covering typical and edge cases
  • Use assert statements for property checking
  • Implement self-checking testbenches

Simulation

  • Run behavioral and post-synthesis simulations
  • Use Integrated Logic Analyzer (ILA) for real-time debugging
  • Apply assertion-based verification to catch protocol violations

Advanced Techniques

Clock Domain Crossing

  • Apply synchronizers or FIFOs for safe CDC implementation
  • Use proper handshaking protocols
  • Verify CDC paths thoroughly

Interface Optimization

  • Optimize AXI interfaces for high-throughput with proper burst sizing
  • Implement efficient handshaking protocols
  • Balance latency and throughput

Pipelining

  • Implement fine-tuned pipeline stages for performance-critical modules
  • Balance pipeline depth with latency requirements
  • Use retiming for optimization

Discussion

Product Hunt–style comments (not star reviews)
  • No comments yet — start the thread.
general reviews

Ratings

4.763 reviews
  • Ganesh Mohane· Dec 24, 2024

    Useful defaults in systemverilog — fewer surprises than typical one-off scripts, and it plays nicely with `npx skills` flows.

  • Hana Patel· Dec 16, 2024

    systemverilog fits our agent workflows well — practical, well scoped, and easy to wire into existing repos.

  • Charlotte Gill· Dec 8, 2024

    systemverilog is among the better-maintained entries we tried; worth keeping pinned for repeat workflows.

  • Liam Sharma· Dec 4, 2024

    systemverilog has been reliable in day-to-day use. Documentation quality is above average for community skills.

  • Zara Patel· Nov 27, 2024

    systemverilog reduced setup friction for our internal harness; good balance of opinion and flexibility.

  • Liam Kapoor· Nov 23, 2024

    systemverilog fits our agent workflows well — practical, well scoped, and easy to wire into existing repos.

  • Hana Gupta· Nov 7, 2024

    systemverilog has been reliable in day-to-day use. Documentation quality is above average for community skills.

  • Neel Gill· Oct 26, 2024

    Solid pick for teams standardizing on skills: systemverilog is focused, and the summary matches what you get after install.

  • Hana Gill· Oct 18, 2024

    Registry listing for systemverilog matched our evaluation — installs cleanly and behaves as described in the markdown.

  • Jin Patel· Oct 14, 2024

    We added systemverilog from the explainx registry; install was straightforward and the SKILL.md answered most questions upfront.

showing 1-10 of 63

1 / 7